CLC415 Quad, Wideband Monolithic Op Amp

# National Semiconductor

# **CLC415** Quad, Wideband Monolithic Op Amp **General Description** Features

The CLC415 is a wideband, quad, monolithic operational amplifier designed for intermediate gain applications where power and cost per channel of are primary concern. Benefiting from National's current feedback architecture, the CLC415 offers a gain range of  $\pm 1$  to  $\pm 10$  while providing stable, oscillation free operation without external compensation, even at unity gain.

Operating from ±5V supplies, the CLC415 consumes only 50mW of power per channel, yet maintains a 160MHz small-signal bandwidth and a 1500V/µs slew rate. High density applications requiring an integrated solution will enjoy the CLC415's 70dB channel isolation (input referred @ 5MHz).

With its exceptional differential gain and phase, typically 0.03% and 0.03° @ 3.58MHz, the CLC415 is designed to meet the performance and cost per channel requirements of high volume composite video applications. The CLC415's large-signal bandwidth, high slew rate and high drive capability are features well suited for RGB-video applications.

The CLC415 is a quad version of the high speed CLC406 while the CLC414 is a lower power quad version of the same. Both of these guads afford the designer lower power consumption and lower cost per channel with the additional benefit of requiring less board space per amplifier.

Constructed using an advanced, complementary bipolar process and National's proven current feedback architectures. The CLC415 is available in several versions to meet a variety of requirements.

Enhanced Solutions (Military/Aerospace)

SMD Number: 5962-93055

Space level versions also available.

For more information, visit http://www.national.com/mil



- 160MHz small signal bandwidth
- 5mA quiescent current per amplifier
- 70dB channel isolation @ 5MHz
- 0.03%/0.03° differential gain/phase
- 12ns settling to 0.1%
- 1500V/µs slew rate
- 2.0ns rise and fall time (2V<sub>PP</sub>)
- 60mA output current per amplifier

# Applications

- Composite video distribution amps
- HDTV amplifiers
- RGB-video amplifiers
- CCD signal processing
- Active Filters
- Instrumentation differential amps
- Channelized EW

### Small Signal Pulse Response



# **Connection Diagram**





**CLC415** 

# **Ordering Information**

| Package             | Temperature Range<br>Industrial | Part Number | Package Marking | NSC Drawing |
|---------------------|---------------------------------|-------------|-----------------|-------------|
| 14-pin plastic DIP  | –40°C to +85°C                  | CLC415AJP   | CLC415AJP       | N14A        |
| 14-pin plastic SOIC | –40°C to +85°C                  | CLC415AJE   | CLC415AJE       | M14A        |

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                                                                                                              | ±7V          |
|------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| I <sub>OUT</sub><br>Output is short circuit protected to<br>ground, but maximum reliability will<br>be maintained if I <sub>OUT</sub> does not |              |
| exceed                                                                                                                                         | 60mA         |
| Common Mode Input Voltage                                                                                                                      | $\pm V_{CC}$ |
| Differential Input Voltage                                                                                                                     | ±10V         |
| Maximum Junction Temperature                                                                                                                   | +150°C       |

Operating Temperature Range Storage Temperature Range Lead Temperature (Soldering 10 sec) ESD Rating (Human Body Model) -40°C to +85°C -65°C to +150°C +300°C <1000V

# **Operating Ratings**

| Thermal Resistance | e                      |                 |
|--------------------|------------------------|-----------------|
| Package            | $(\theta_{\text{JC}})$ | $(\theta_{JA})$ |
| MDIP               | 55°C/W                 | 105°C/W         |
| SOIC               | 45°C/W                 | 115°C/W         |
|                    |                        |                 |

# **Electrical Characteristics**

(A<sub>V</sub> = +6, V<sub>CC</sub> = ±5V, R<sub>L</sub> = 100 $\Omega$ , R<sub>f</sub> = 500 $\Omega$ ; Unless Specified)

| Symbol    | Parameter                        | Conditions                          | Тур   |       | Max/Min<br>(Note 2) |       | Units             |
|-----------|----------------------------------|-------------------------------------|-------|-------|---------------------|-------|-------------------|
| Ambient   | Temperature                      | CLC415AJ                            | +25°C | +25°C | -40°C               | +85°C |                   |
| Frequen   | cy Domain Response               |                                     |       | •     |                     |       |                   |
| SSBW      | -3dB Bandwidth                   | V <sub>OUT</sub> < 2V <sub>PP</sub> | 160   | >120  | >120                | >90   | MHz               |
| LSBW      | -                                | $V_{OUT} < 5V_{PP}$                 | 120   | >85   | >90                 | >80   | MHz               |
|           | Gain Flatness                    | $V_{OUT} < 2V_{PP}$                 |       |       |                     |       |                   |
| GFPL      | Peaking                          | DC to 25MHz                         | 0     | <0.2  | <0.2                | <0.2  | dB                |
| GFPH      | Peaking                          | >25MHz                              | 0     | <0.5  | <0.5                | <0.5  | dB                |
| GFR       | Rolloff                          | DC to 50MHz                         | 0.2   | <0.7  | <0.7                | <1.1  | dB                |
| LPD       | Linear Phase Deviation           | DC to 75MHz                         | 0.5   | <1.0  | <1.0                | <1.3  | deg               |
| DG1       | Differential Gain ( $A_V = +2$ ) | 150Ω Load, 3.58MHz                  | 0.03  | <0.08 | <0.08               | <0.08 | %                 |
| DG2       | -                                | 150Ω Load, 4.43MHz                  | 0.03  | <0.10 | <0.10               | <0.10 | %                 |
| DP1       | Differential Phase $(A_V = +2)$  | 150Ω Load, 3.58MHz                  | 0.03  | <0.08 | <0.08               | <0.08 | deg               |
| DP2       |                                  | 150Ω Load, 4.43MHz                  | 0.03  | <0.10 | <0.10               | <0.10 | deg               |
| XT        | Crosstalk Input Referred         | 5MHz (All Hostile)                  | 65    | <60   | <60                 | <59   | dB                |
| CXT       | Crosstalk Input Referred         | 5MHz (Chan. to Chan.)               | 70    | <63   | <63                 | <62   | dB                |
| Time Do   | main Response                    |                                     |       |       |                     |       |                   |
| TRS       | Rise and Fall Time               | 2V Step                             | 2.0   | <3.0  | <3.0                | <4.0  | ns                |
| TRL       |                                  | 5V Step                             | 3.0   | <4.0  | <3.6                | <4.5  | ns                |
| TS        | Settling Time to 0.1%            | 2V Step                             | 12    | <18   | <18                 | <22   | ns                |
| OS        | Overshoot                        | 2V Step                             | 8     | <12   | <12                 | <12   | %                 |
| SR        | Slew Rate                        |                                     | 1500  | >1200 | >1200               | >1000 | V/µs              |
| Distortio | on And Noise Response            |                                     |       |       |                     |       |                   |
| HD2       | 2nd harmonic distortion          | 2V <sub>PP</sub> ,20MHz             | -44   | <-38  | <-38                | <-34  | dBc               |
| HD3       | 3rd harmonic distortion          | 2V <sub>PP</sub> , 20MHz            | -54   | <-46  | <-46                | <-42  | dBc               |
|           | Equivalent Input Noise           |                                     |       |       |                     |       |                   |
| VN        | Non-Inverting Voltage            | >1MHz                               | 3.0   | <3.6  | <3.6                | <4.0  | nV/√Hz            |
| ICN       | Inverting Current                | >1MHz                               | 11.5  | <14   | <14                 | <16   | pA/√Hz            |
| NCN       | Non-Inverting Current            | >1MHz                               | 2.0   | <2.6  | <2.6                | <3.0  | pA/√H₂            |
| SNF       | Total Noise Floor                | >1MHz                               | -157  | <-155 | <-155               | <-154 | dBm <sub>1H</sub> |
| INV       | Total Integrated Noise           | >1MHz to 100MHz                     | 37    | <44   | <44                 | <48   | μV                |
|           | C Performance                    |                                     |       |       |                     |       |                   |
| VIO       | Input Offset Voltage(Note 3)     |                                     | 2     | <9    | <5                  | <10   | mV                |

# Electrical Characteristics (Continued)

(A<sub>V</sub> = +6, V<sub>CC</sub> = ±5V, R<sub>L</sub> = 100 $\Omega$ , R<sub>f</sub> = 500 $\Omega$ ; Unless Specified)

| Symbol    | Parameter                          | Conditions        | Тур  | Max/Min<br>(Note 2) |      |      | Units |
|-----------|------------------------------------|-------------------|------|---------------------|------|------|-------|
| Static, D | C Performance                      |                   | •    | •                   |      |      |       |
| DVIO      | Average Temperature<br>Coefficient |                   | 20   | <50                 | -    | <50  | µV/°C |
| IBN       | Input Bias Current (Note 3)        | Non Inverting     | 5    | <25                 | <13  | <13  | μA    |
| DIBN      | Average Temperature<br>Coefficient |                   | 30   | <150                | -    | <50  | nA/°C |
| IBI       | Input Bias Current (Note 3)        | Inverting         | 3    | <18                 | <10  | <15  | μA    |
| DIBI      | Average Temperature<br>Coefficient |                   | 20   | <100                | -    | <50  | nA/°C |
| PSRR      | Power Supply Rejection Ratio       |                   | 55   | >47                 | >47  | >45  | dB    |
| CMRR      | Common Mode Rejection Ratio        |                   | 50   | >45                 | >45  | >43  | dB    |
| ICC       | Supply Current, All Channels       | No Load           | 20   | <27                 | <26  | <24  | mA    |
| Miscella  | neous Performance                  |                   |      |                     |      |      |       |
| RIN       | Non-Inverting Input Resistance     |                   | 1300 | >300                | >600 | >600 | kΩ    |
| CIN       | Non-Inverting Input Capacitance    |                   | 1.0  | <2.0                | <2.0 | <2.0 | pF    |
| RO        | Output Impedance                   | DC                | 0.2  | <0.6                | <0.3 | <0.2 | Ω     |
| VO        | Output Voltage Range               | $R_L = 100\Omega$ | ±2.6 | ±2.3                | ±2.5 | ±2.5 | V     |
| CMIR      | Common Mode Input Range            |                   | ±2.2 | ±1.4                | ±2.0 | ±2.0 | V     |
| IO        | Output Current                     |                   | 60   | 50                  | 50   | 50   | mA    |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

Note 2: Max/min ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters.

Note 3: AJ-level: spec. is 100% tested at +25°C.

# **Typical Performance Characteristics** (TA = 25°, $A_V = +6$ , $V_{CC} = \pm 5V$ , $R_L = 100\Omega$ , $R_f = 500\Omega$ ; Unless Specified).



#### **Inverting Frequency Response**



Frequency Response for Various R<sub>L</sub>S











Long-Term Settling Time



**CLC415** 

**Typical Performance Characteristics** (TA = 25°,  $A_V$  = +6,  $V_{CC}$  = ±5V,  $R_L$  = 100 $\Omega$ ,  $R_f$  = 500 $\Omega$ ; Unless Specified). (Continued)

2nd and 3rd Harmonic Distortion



Settling Time vs. Capacitive Load



Most Susceptible Channel-Channel Pulse Coupling



#### 2-Tone, 3rd Order, Spurious Levels



Test Tone Power (P<sub>OUT</sub>, dBm-each tone) DS012751-8

#### All-Hostile Crosstalk Isolation







#### **Typical Performance Characteristics** (TA = 25°, $A_V = +6$ , $V_{CC} = \pm 5V$ , $R_L = 100\Omega$ , $R_f = 500\Omega$ ; Unless Specified). (Continued)

#### **Equivalent Input Noise**



**Open-Loop Transimpedance Gain, Z(s)** 



PSRR, CMRR, and Closed Loop Ro



# **Application Division**

#### Feedback Resistor

The CLC415 achieves its exceptional AC performance while requiring very low quiescent power by using the current feedback topology and an internal slew rate enhancement circuit. The loop gain and frequency response for a current feedback op amp is predominantly set by the feedback resistor value. The CLC415 is optimized for a gain of +6 to use a  $500\Omega$  feedback resistor (use a  $900\Omega R_f$  for maximally flat response at a gain of +2). Using lower values can lead to excessive ringing in the pulse response while higher value will limit the bandwidth.

Application Note OA-13 provides a more detailed discussion of choosing a feedback resistor. The equations found in this application note are to be considered a starting point for the determination of R<sub>f</sub> at any gain. The value of input impedance for the CLC415 is approximately  $60\Omega$ . These equations do not account for parasitic capacitance at the inverting input nor across R<sub>f</sub>. The plot found below entitled "Recommended R<sub>f</sub> vs. Gain" offers values of R<sub>f</sub> which will optimize the frequency response of the CLC415 over its ±1 to ±10 gain range. Unlike voltage feedback, current feedback op amps require a non-zero R<sub>f</sub> for unity gain followers.



FIGURE 1. Recommended R<sub>f</sub> vs. Gain



#### Non-Inverting Source Impedance

For best operation, the DC source impedance looking out of the non-inverting input should be less than  $3k\Omega$  but greater than  $20\Omega$ . Parasitic self oscillations may occur in the input transistors if the DC source impedance is out of this range. This impedance also acts as the gain for the non-inverting input bias and noise currents and therefore can become troublesome for high values of DC source impedance. The inverting configuration of *Figure 3* shows a  $25\Omega$  resistor to ground on the non-inverting input which insures stability but does not provide bias current cancellation. The input bias currents are unrelated for a current feedback amplifier which eliminates the need for source impedance matching to achieve bias current cancellation.



FIGURE 3. Recommended Inverting Gain Circuit

#### **DC Accuracy and Noise**

Please refer to the application information section of the CLC406 for a discussion of output offset voltage and spot noise calculation.

#### Crosstalk

In any multi-channel integrated circuit there is an undesirable tendency for the signal in one channel to couple with and reproduce itself in the output of another channel. This effect is referred to as crosstalk. Crosstalk is expressed as channel separation or channel isolation which indicates the magnitude of this undesirable effect. This effect is measured by driving one or more channels and observing the output of the other undriven channel(s). The CLC415 plot page offers two different graphs detailing the effect of crosstalk over frequency. One plot entitled "All-Hostile Crosstalk Isolation" graphs all-hostile, input referred crosstalk. All-hostile crosstalk refers to the condition where three channels are driven simultaneously while observing the output of the undriven fourth channel. Input-referred implies that crosstalk is directly affected by gain and therefore a higher gain increases the crosstalk effect by a factor equal to that gain The plot entitled "Most setting. Susceptible Channel-to-Channel Pulse Coupling" describes the effect of crosstalk when one channel is driven with a 2V<sub>PP</sub> pulse while the output of the most effected channel is observed.

FIGURE 2. Recommended Non-Inverting Gain Circuit

# Application Division (Continued)

#### **Unused Amplifiers**

It is recommended that any unused amplifiers in the quad package be connected as unity gain followers (R<sub>f</sub>=500 $\Omega$ ) with the non-inverting input tied to ground through a 50 $\Omega$  resistor.

#### Slew Rate and Harmonic Distortion

Please see the application information for the CLC406.

#### **Differential Gain and Phase**

Differential gain and phase performance specifications are common to composite video distribution applications. These specifications refer to the change in small signal gain and phase of the color subcarrier frequency (4.43MHz for PAL composite video) as the amplifier output is swept over a range of DC voltages. Application Note OA-08 provides an additional discussion of differential gain and phase measurements.

#### **Printed Circuit Layout**

As with any high speed component, a careful attention to the board layout is necessary for optimum performance. Of particular importance is the careful control of parasitic capacitances on the output pin. As the output impedance plot shows, the closed loop output for the CLC415 eventually becomes inductive as the loop gain rolls off with increasing frequency. Direct capacitive loading on the output pin can quickly lead to peaking in the frequency response, overshoot in the pulse response, ringing or even sustained oscillations. The "Settling Time vs. Capacitive Load" plot should be used as a starting point for the selection of a series output resistor when a capacitive load must be driven. A quad amplifier will require careful attention to signal routing in order to minimize the effects of crosstalk. Signal coupling through the power supplies can be reduced with bypass capacitors placed close to the device supply pins.

#### **Evaluation Board**

Evaluation PC boards (part number CLC730024 for through-hole and 730031 for SOIC) for the CLC415 are available.



### **Notes**

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

 Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| 1                | National Semiconductor | National Semiconductor             |  |  |
|------------------|------------------------|------------------------------------|--|--|
|                  | Corporation            | Europe                             |  |  |
| $\boldsymbol{v}$ | Americas               | Fax: +49 (0) 180-530 85 86         |  |  |
|                  | Email: support@nsc.com | Email: europe.support@nsc.com      |  |  |
|                  |                        | Deutsch Tel: +49 (0) 69 9508 6208  |  |  |
|                  |                        | English Tel: +44 (0) 870 24 0 2171 |  |  |
| www.             | national.com           | Français Tel: +33 (0) 1 41 91 8790 |  |  |

National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.